# Migrating from AT89S8252/S53 to AT89S8253

## **New Features**

- 64-byte User Signature Array
- Enhanced UART with Frame Detection and Automatic Address Recognition
- Enhanced SPI (Double Write/Read Buffered) Serial Interface
- Page Mode in both Parallel/Serial Programming Modes (Code/Data Memories)
- Four-level Enhanced Interrupt Controller
- Programmable and Fuseable x2 Clock Option
- Internal Power-on Reset
- 42-pin PDIP Package Option for Reduced EMI Emission
- EEPROM Page Write Access during CPU Execution

# Introduction

The purpose of this application note is to help users convert existing designs from AT89S8252/S53 to AT89S8253. The given information will also help migration from AT89LS8252/LS53 to AT89S8253. This application note describes AT89S8253 memory sizes, features, and SFR mapping. More detailed information can be found in the AT89S8253 datasheet.

# **Memory Sizes**

The following table shows a comparison of the individual memories.

| Memory | AT89S8252 | AT89S53   | AT89S8253 |
|--------|-----------|-----------|-----------|
| Flash  | 8K Bytes  | 12K Bytes | 12K Bytes |
| RAM    | 256 Bytes | 256 Bytes | 256 Bytes |
| EEPROM | 2K Bytes  | N/A       | 2K Bytes  |

# 64-byte User Signature Array

Sixty-four bytes are accessible to the user to program their own desired data. Bytes can be either programmed by parallel or serial mode.



Flash Microcontrollers

# Application Note

3449A-MICRO-6/04



| R |
|---|

| Enhanced UART with<br>Frame Error Detection<br>and Automatic Address<br>Recognition | When used for frame error detection, the UART looks for missing stop bits in the com-<br>munication. A missing bit will set the FE bit in the SCON Register. Automatic Address<br>Recognition allows the UART to recognize certain addresses in the serial bit stream by<br>using hardware to make the comparison. |  |  |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Enhanced SPI (Double<br>Write/Read Buffered)<br>Serial Interface                    | The enhanced SPI mode allows the write buffer to hold the next byte to be transmitted.<br>As long as the CPU can keep the write buffer full, multiple bytes may be transferred with<br>minimal latency between bytes.                                                                                              |  |  |
| Page Mode in both<br>Parallel/Serial                                                | Program and data memories can be programmed in page mode (1 code page = 64 bytes; data page = 32 bytes).                                                                                                                                                                                                           |  |  |
| Programming Modes<br>(Code/Data Memories)                                           | Page mode is available in both the parallel and serial programming modes.                                                                                                                                                                                                                                          |  |  |
| Four-level Enhanced<br>Interrupt Controller                                         | Each interrupt source can be individually programmed to one of four priority levels by setting or clearing a bit in the Interrupt Priority (IP) register and in the Interrupt Priority High (IPH) register.                                                                                                        |  |  |
|                                                                                     | The Interrupt Priority High register shows the bit values and priority levels associated with each combination.                                                                                                                                                                                                    |  |  |
| Programmable and<br>Fuseable x2 Clock<br>Option                                     | The x2 clock option allows the microcontroller to execute one machine cycle in 6 clock periods instead of 12 clock periods. This can be set either through hardware or software.                                                                                                                                   |  |  |
| Internal Power-On Reset                                                             | A 1 ms internal reset signal will be generated after power-on, eliminating the need for any external Power-on reset circuitry.                                                                                                                                                                                     |  |  |
| 42-pin PDIP Package<br>Option for Reduced EMI<br>Emission                           | The 42-pin package has extra pins PWRVDD and PWRGND to reduce EMI Emission.<br>PWRVDD must be connected to the application board supply voltage. PWRGND must<br>be connected to the application board GND.                                                                                                         |  |  |
| EEPROM Page Write<br>during CPU Execution                                           | During CPU execution, EEPROM can be written one page (32 bytes) at a time. This way, 32 bytes will only require 4 ms of programming time instead of 128 ms required in single byte programming.                                                                                                                    |  |  |
| Operational V <sub>CC</sub>                                                         | While the AT89S8252/S53 are offered in low-voltage versions as AT89LS8252/LS53,                                                                                                                                                                                                                                    |  |  |

# Migrating from AT89S8252/S53 to AT89S8253

# **SFRs Mapping**

The highlighted SFR locations are new registers for the AT89S8253 device.

| 0F8H |       |       |        |        |      |      |        |        | 0FFH |
|------|-------|-------|--------|--------|------|------|--------|--------|------|
| 0F0H | В     |       |        |        |      |      |        |        | 0F7H |
| 0E8H |       |       |        |        |      |      |        |        | 0EFH |
| 0E0H | ACC   |       |        |        |      |      |        |        | 0E7H |
| 0D8H |       |       |        |        |      |      |        |        | 0DFH |
| 0D0H | PSW   |       |        |        |      | SPCR |        |        | 0D7H |
| 0C8H | T2CON | T2MOD | RCAP2L | RCAP2H | TL2  | TH2  |        |        | 0CFH |
| 0C0H |       |       |        |        |      |      |        |        | 0C7H |
| 0B8H | IP    | SADEN |        |        |      |      |        |        | 0BFH |
| 0B0H | P3    |       |        |        |      |      |        | IPH    | 0B7H |
| 0A8H | IE    | SADDR | SPSR   |        |      |      |        |        | 0AFH |
| 0A0H | P2    |       |        |        |      |      | WDTRST | WDTCON | 0A7H |
| 98H  | SCON  | SBUF  |        |        |      |      |        |        | 9FH  |
| 90H  | P1    |       |        |        |      |      | EECON  |        | 97H  |
| 88H  | TCON  | TMOD  | TL0    | TL1    | TH0  | TH1  | AUXR   | CLKREG | 8FH  |
| 80H  | P0    | SP    | DP0L   | DP0H   | DP1L | DP1H | SPDR   | PCON   | 87H  |

Note: 1. In the AT89S8253, the DP0L/H register pair always accesses DPTR0 and the DP1L/H pair always accesses DPTR1 regardless of the state of the DPS bit in SFR EECON. This is different than in the AT89S8252/AT89S53 devices, where the DPL/H switch between DPTR0 and DPTR1 is based on the state of the DPS bit. For further information on the dual data pointer usage, refer to the AT89S8253 datasheet and to the application note titled "AT89S8252 Primer" located in Atmel's web site.





## **Fuse Table**

| Fuse        | AT89S8252 | AT89S53 | AT89S8253 |
|-------------|-----------|---------|-----------|
| SerialProg  | Yes       | Yes     | Yes       |
| x2 Clock    | No        | No      | Yes       |
| UserRowProg | No        | No      | Yes       |

# Programming Time (Byte Mode)

|             | Flash          | EEPROM         | EEPROM                      |
|-------------|----------------|----------------|-----------------------------|
| Part Number | (Reset = High) | (Reset = High) | Reset = Low (CPU Execution) |
| AT89S8252   | 12 sec         | 2.7 sec        | 5.12 sec                    |
| AT89S53     | 16 sec         | N/A            | N/A                         |
| AT89S8253   | N/A            | N/A            | N/A                         |

# Programming Time (Page Mode)

| Part Number | Flash<br>(Reset = High) | EEPROM<br>(Reset = High) | EEPROM<br>Reset = Low (CPU Execution) |
|-------------|-------------------------|--------------------------|---------------------------------------|
| AT89S8252   | N/A                     | N/A                      | N/A                                   |
| AT89S53     | N/A                     | N/A                      | N/A                                   |
| AT89S8253   | 0.96 sec                | 0.32 sec                 | 0.256 sec                             |



## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

## **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## **Atmel Operations**

Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

## Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

**Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

© Atmel Corporation 2004. All rights reserved. Atmel<sup>®</sup> and combinations thereof are the registered trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others.

