# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 

## General Description

The MAX1272/MAX1273 multirange 12-bit data-acquisition systems (DAS) operate with a single 5V supply. The software-programmable analog input accepts a variety of voltage ranges: $\pm 10 \mathrm{~V}, \pm 5 \mathrm{~V}, 0$ to $10 \mathrm{~V}, 0$ to 5 V for the MAX1272; $\pm$ VReF, $\pm$ Vref / 2, 0 to Vref, 0 to Vref / 2 for the MAX1273. The software-selectable extended analog input range increases the effective dynamic range to 14 bits and provides the flexibility to interface $4-20 \mathrm{~mA}$ powered sensors directly to a single 5V system. In addition, the MAX1272 provides fault protection to $\pm 12 \mathrm{~V}$. Other features include a 5 MHz track/hold ( $\mathrm{T} / \mathrm{H}$ ) bandwidth, 87 ksps throughput rate, and internal (4.096V) or external (2.40V to 4.18 V ) reference.

The MAX1272/MAX1273 serial interfaces connect directly to SPITM/QSPITM/MICROWIRETM-compatible devices without any external logic.
Four software-programmable power-down modes (delayed standby, immediate standby, delayed full powerdown, and immediate full power-down) provide low-current shutdown between conversions. In standby mode, the internal reference buffer remains active, thus eliminating startup delay.
The MAX1272/MAX1273 are available in 8-pin PDIP and $\mu$ MAX packages. Both devices are available in the commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$ or extended $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ) temperature range.

Applications
Industrial Control Systems
Data-Acquisition Systems
Robotics
Automatic Testing
Battery-Powered Instruments
Medical Instruments

- Four Software-Selectable Input Ranges MAX1272: 0 to $10 \mathrm{~V}, 0$ to $5 \mathrm{~V}, \pm 10 \mathrm{~V}, \pm 5 \mathrm{~V}$ MAX1273: 0 to $V_{\text {REF }} 0$ to $V_{\text {REF }} / 2, \pm V_{\text {REF }}$, $\pm V_{\text {REF }} / 2$
- 12-Bit Resolution, No Missing Codes
- 5V Single-Supply Operation
- SPI/QSPI/MICROWIRE-Compatible 3-Wire Interface
- 87ksps Sampling Rate
- $\pm 12 \mathrm{~V}$ Fault-Protected Analog Input (MAX1272)
- Internal (4.096V) or External (2.4V to 4.18V) Reference
- Low Power
1.5 mA at 87 ksps
0.4 mA at 10 ksps
0.2 mA at 1 ksps
- Four Power-Down Modes
- 8-Pin $\mu$ MAX and PDIP Packages

Ordering Information

| PART | TEMP <br> RANGE | PIN- <br> PACKAGE | INL <br> (LSB) |
| :---: | ---: | :--- | :---: |
| MAX1272CPA | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 8 Plastic DIP | $\pm 1$ |
| MAX1272CUA | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $8 \mu \mathrm{MAX}$ | $\pm 1$ |
| MAX1272EPA | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 Plastic DIP | $\pm 1$ |
| MAX1272EUA | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $8 \mu \mathrm{MAX}$ | $\pm 1$ |
| MAX1273CPA | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 8 Plastic DIP | $\pm 1$ |
| MAX1273CUA | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $8 \mu \mathrm{MAX}$ | $\pm 1$ |
| MAX1273EPA | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 Plastic DIP | $\pm 1$ |
| MAX1273EUA | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $8 \mu \mathrm{MAX}$ | $\pm 1$ |

Pin Configuration


SPI and QSPI are trademarks of Motorola, Inc.
MICROWIRE is a trademark of National Semiconductor Corp.

# Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range 

## ABSOLUTE MAXIMUM RATINGS



Operating Temperature Ranges

| MAX127_ C_ _ . ............................................... $0^{\circ} \mathrm{C}$ to + $70^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
| MAX127_ E | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range .......................... $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Lead Temperature (soldering, 10s) | $+300^{\circ} \mathrm{C}$ |
| Junction Temperature | +150 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}\right.$ to 5.25 V , unipolar/bipolar input range, external reference mode, $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=1.0 \mu \mathrm{~F}, \mathrm{fSCLK}=1.4 \mathrm{MHz}$, $50 \%$ duty cycle, CLOAD $=50 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY (Note 1) |  |  |  |  |  |  |
| Resolution |  |  | 12 |  |  | Bits |
| Integral Nonlinearity | INL |  |  | $\pm 0.3$ | $\pm 1.0$ | LSB |
| Differential Nonlinearity | DNL | No missing codes over temperature |  | $\pm 0.35$ | $\pm 1.00$ | LSB |
| Offset Error |  | Unipolar |  |  | $\pm 5$ | LSB |
|  |  | Bipolar |  |  | $\pm 10$ |  |
| Gain Error (Note 2) |  | Unipolar |  |  | $\pm 10$ | LSB |
|  |  | Bipolar |  |  | $\pm 10$ |  |
| Gain Error Temperature Coefficient (Note 2) |  | Unipolar |  | $\pm 3$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | Bipolar |  | $\pm 5$ |  |  |
| DYNAMIC SPECIFICATIONS (10kHz sine-wave input, $\pm 10 \mathrm{~V}_{\text {P-P }}$ (MAX1272), or $\pm 4.096 \mathrm{~V}_{\text {P-P }}$ (MAX1273), fSAMPLE $=87 \mathrm{ksps}$ ) |  |  |  |  |  |  |
| Signal-to-Noise + Distortion Ratio | SINAD |  | 69 | 72 |  | dB |
| Total Harmonic Distortion | THD | Up to the 5th harmonic |  | -87 | -78 | dB |
| Spurious-Free Dynamic Range | SFDR |  | 80 | 88 |  | dB |
| Aperture Delay | $t_{\text {AD }}$ |  |  | 15 |  | ns |
| Aperture Jitter | taj |  |  | <50 |  | ps |
| ANALOG INPUT |  |  |  |  |  |  |
| T/H Acquisition Time | tACQ |  |  |  | 2.85 | $\mu \mathrm{s}$ |

# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V , unipolar/bipolar input range, external reference mode, $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=1.0 \mu \mathrm{~F}, \mathrm{f} S \mathrm{LK}=1.4 \mathrm{MHz}$, $50 \%$ duty cycle, $C_{L O A D}=50 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETERS | SYMBOL | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Small-Signal Bandwidth | BW-3dB | $\begin{aligned} & \pm 10 \mathrm{~V}(\mathrm{MAX1272}) \text { or } \pm \mathrm{V}_{\mathrm{REF}}(\text { MAX1273 }) \\ & \text { range } \end{aligned}$ |  |  |  | 5 |  | MHz |
|  |  | $\pm 5 \mathrm{~V}$ (MAX1272) or $\pm \mathrm{V}_{\text {REF }} / 2$ (MAX1273) range |  |  | 2.5 |  |  |  |
|  |  | 0 to 10 V (MAX1272) or 0 to $\mathrm{V}_{\text {REF }}$ (MAX1273) range |  |  | 2.5 |  |  |  |
|  |  | 0 to 5 V (MAX1272) or 0 to $\mathrm{V}_{\text {REF }} / 2$ (MAX1273) range |  |  | 1.25 |  |  |  |
| Input Voltage Range (Tables 2, 3) | VIN | Unipolar | MAX1272 | RNG $=1$ | 0 |  | 10 | V |
|  |  |  |  | RNG $=0$ | 0 |  | 5 |  |
|  |  |  | MAX1273 | RNG $=1$ | 0 |  | $V_{\text {REF }}$ |  |
|  |  |  |  | RNG $=0$ | 0 |  | $\mathrm{V}_{\text {REF }} / 2$ |  |
|  |  | Bipolar | MAX1272 | RNG $=1$ | -10 |  | +10 |  |
|  |  |  |  | RNG $=0$ | -5 |  | +5 |  |
|  |  |  | MAX1273 | RNG $=1$ | -VREF |  | $+\mathrm{V}_{\text {REF }}$ |  |
|  |  |  |  | RNG $=0$ | -VREF / 2 |  | $+\mathrm{V}_{\text {REF }} / 2$ |  |
| Input Current | IIN | Unipolar | MAX1272 | 0 to 10V range | -10 |  | +860 | $\mu \mathrm{A}$ |
|  |  |  |  | 0 to 5 V range | -10 |  | +430 |  |
|  |  |  | MAX1273 | 0 to VREF range | -10 |  | +10 |  |
|  |  |  |  | 0 to VREF / 2 range | -10 |  | +10 |  |
|  |  |  | MAX1272 | $\pm 10 \mathrm{~V}$ range | -1400 |  | +860 |  |
|  |  | Bip |  | $\pm 5 \mathrm{~V}$ range | -720 |  | +430 |  |
|  |  |  | MAX1273 | $\pm \mathrm{V}_{\text {REF }}$ range | -1400 |  | +10 |  |
|  |  |  | MAX 1273 | $\pm \mathrm{V}_{\text {REF }} / 2$ range | -720 |  | +10 |  |
| Input Capacitance |  |  |  |  |  | 40 |  | pF |
| INTERNAL REFERENCE |  |  |  |  |  |  |  |  |
| REF Output Voltage | $V_{\text {REF }}$ |  |  |  | 4.036 | 4.096 | 4.156 | V |
| REF Output Tempco | TC V ${ }_{\text {ref }}$ | MAX127 |  |  |  | $\pm 15$ |  | $\mathrm{m}^{\circ} \mathrm{C}$ |
| REF Output Tempco | TCVREF | MAX127 |  |  |  | $\pm 30$ |  | рpm/ © |
| Output Short-Circuit Current |  | REF shor | to GND |  |  | 40 |  | mA |
| Load Regulation |  | 0 to 0.5 m | output curren |  |  | 0.7 | 10 | mV |
| Capacitive Bypass at REF |  |  |  |  | 1 |  |  | $\mu \mathrm{F}$ |
| REFERENCE INPUT (Refer | uffer disab | d, refere | input appl | ed to REF) |  |  |  |  |
| Input Voltage Range |  |  |  |  | 2.40 |  | 4.18 | V |

## Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to 5.25 V , unipolar/bipolar input range, external reference mode, $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}, \mathrm{C}$ REF $=1.0 \mu \mathrm{~F}, \mathrm{fSCLK}=1.4 \mathrm{MHz}$, $50 \%$ duty cycle, CLOAD $=50 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)


# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 

## TIMING CHARACTERISTICS

$\left(V_{D D}=4.75 \mathrm{~V}\right.$ to 5.25 V , unipolar/bipolar input range, external reference mode, $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=1.0 \mu \mathrm{~F}, \mathrm{fSCLK}=1.4 \mathrm{MHz}$, $50 \%$ duty cycle, CLOAD $=50 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Figures 1 and 4 )

| PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIN to SCLK Setup | tDS |  | 100 |  |  | ns |
| DIN to SCLK Hold | tDH |  |  |  | 0 | ns |
| SCLK Fall to Output Data Valid | tDO |  | 20 |  | 250 | ns |
| $\overline{\mathrm{CS}}$ Fall to Output Enable | tDV |  |  |  | 100 | ns |
| $\overline{\mathrm{CS}}$ Rise to Output Disable | tTR |  |  |  | 100 | ns |
| $\overline{\mathrm{CS}}$ to SCLK Rise Setup | tCSS |  | 100 |  |  | ns |
| $\overline{\mathrm{CS}}$ to SCLK Rise Hold | tCSH |  | 0 |  |  | ns |
| SCLK Pulse Width High | tch |  | 200 |  |  | ns |
| SCLK Pulse Width Low | tCL |  | 200 |  |  | ns |

Note 1: Accuracy specifications tested at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$. Performance at power-supply tolerance limit is guaranteed by power-supply rejection test.
Note 2: Offset error nulled. The ideal last-code transition is (FS - 1.5 LSB).
Note 3: PSRR measured at full scale. Tested at $\pm 10 \mathrm{~V}$ (MAX1272) and $\pm 4.096 \mathrm{~V}$ (MAX1273) input ranges.
Note 4: Acquisition and conversion times are dependent on the clock speed.
(Typical operating circuit, BIP $=\mathrm{RNG}=1, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$, external reference mode, $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}, \mathrm{CREF}=1.0 \mu \mathrm{~F}, \mathrm{fSCLK}=1.4 \mathrm{MHz}$, $50 \%$ duty cycle, $87 \mathrm{ksps}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range

## Typical Operating Characteristics (continued)

(Typical operating circuit, $B I P=R N G=1, V_{D D}=5 \mathrm{~V}$, external reference mode, $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}, \mathrm{CREF}=1.0 \mu \mathrm{~F}, \mathrm{f} C \mathrm{LK}=1.4 \mathrm{MHz}$, $50 \%$ duty cycle, $87 \mathrm{ksps}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 

## Typical Operating Characteristics (continued)

(Typical operating circuit, $\mathrm{BIP}=\mathrm{RNG}=1, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$, external reference mode, $\mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}, \mathrm{C}_{\text {REF }}=1.0 \mu \mathrm{~F}, \mathrm{f} S C L K=1.4 \mathrm{MHz}$, $50 \%$ duty cycle, $87 \mathrm{ksps}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)






## Fault-Protected, 12-Bit ADCs

 with Software-Selectable Input Range| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 1 | SCLK | Serial Clock Input. Clocks data in and out of serial interface. SCLK sets the conversion speed. |
| 2 | DIN | Serial Data Input. Data clocks in on the rising edge of SCLK. |
| 3 | VDD | 5 S Supply. Bypass with a 0.1 $1 \mu$ F capacitor to GND. |
| 4 | GND | Ground |
| 5 | AIN | Analog Input |
| 6 | REF | Reference Buffer Output/Reference Input. Bypass REF with a 1 $\mu F$ capacitor to GND. In internal <br> reference mode, the reference buffer provides a 4.096V nominal output. For external reference mode, <br> disable the internal reference buffer through the serial interface and apply an external reference to REF. |
| 7 | $\overline{\mathrm{CS}}$ | Active-Low Chip-Select Input. Drive $\overline{\mathrm{CS}}$ low to clock data into the MAX1272/MAX1273. See the Input <br> Data Format section. |
| 8 | DOUT | Serial Data Output. Data clocks out on the falling edge of SCLK. DOUT is high impedance when $\overline{\mathrm{CS}}$ is <br> high. |



Figure 1. Output Load Circuit for Timing Characteristics

## Detailed Description

Converter Operation
The MAX1272/MAX1273 multirange ADCs use successive approximation and internal track/hold (T/H) circuitry
to convert an analog signal to a 12-bit digital output. Figure 2 shows a block diagram of the MAX1272/ MAX1273.

Analog-Input Track/Hold
The T/H tracking/acquisition mode begins on the falling edge of the fourth clock cycle in the 8-bit input control word and enters hold/conversion mode on the falling edge of the eighth clock cycle.
The MAX1272/MAX1273 input architecture includes a resistor-divider and a T/H system (Figure 3). When operating in bipolar or unipolar mode, the resistordivider network formed by R1, R2, and R3 scales the signal applied at the input channel. Use a low source impedance $(<4 \Omega)$ to minimize gain error.

## Input Bandwidth

The ADC's small-signal input bandwidth depends on the selected input range and varies from 1.25 MHz to 5 MHz (see the Electrical Characteristics). The maximum sampling rate for the MAX1272/MAX1273 is 87 ksps ( 16 clocks per conversion). Use undersampling techniques to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate.
Use anti-alias filtering to avoid the aliasing of high-frequency signals into the frequency band of interest. An anti-aliasing filter must limit the input bandwidth to no more than one half of the sampling frequency.


Figure 2. Simplified Block Diagram
Table 1. Control-Byte Format

| BIT 7 <br> (MSB) | BIT 6 | BIT 5 | BIT 4 | Bit 3 | BIT 2 | BIT 1 | $\begin{aligned} & \text { BIT } 0 \\ & \text { (LSB) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| START | RNG | BIP | $\overline{P D}$ | MODE1 | MODEO | RESERVED | REF |
|  |  |  |  |  |  |  |  |
| BIT | NAME | DESCRIPTION |  |  |  |  |  |
| 7 (MSB) | START | Write a logic 1 (see the Input Data Format section) |  |  |  |  |  |
| 6 | RNG | Selects the full-scale input voltage range (Tables 2, 3) |  |  |  |  |  |
| 5 | BIP | Selects unipolar or bipolar conversion mode (Tables 2, 3) |  |  |  |  |  |
| 4 | $\overline{\mathrm{PD}}$ | Selects normal operation ( $\overline{\mathrm{PD}}=1$ ) or power-down ( $\overline{\mathrm{PD}}=0$ ) mode |  |  |  |  |  |
| 3 | MODE1 | Selects standby power-down (STBYPD) or full power-down (FULLPD) mode (Table 4) |  |  |  |  |  |
| 2 | MODE0 | Selects delayed or immediate power-down mode (Table 4) |  |  |  |  |  |
| 1 | RESERVED | Write a logic 1 |  |  |  |  |  |
| 0 (LSB) | REF | Selects external (REF = 0, default) or internal (REF $=1$ ) reference mode |  |  |  |  |  |

Input Range and Protection
The MAX1272/MAX1273 provide software-selectable analog input voltage ranges. Program the analog input to one of four ranges by setting the appropriate control bits (RNG, BIP) in the control byte (Table 1). The MAX1272 has selectable input voltage ranges extending to $\pm 10 \mathrm{~V}$ ( $\pm V_{\text {REF }} \times 2.4414$ ), while the MAX1273 has selectable input voltage ranges extending to $\pm \mathrm{V}_{\text {REF }}$. Figure 3 shows the equivalent input circuit.

Overvoltage circuitry at the analog input provides $\pm 12 \mathrm{~V}$ fault protection for the MAX1272. This circuit limits the current going into or out of the device to less than 2 mA , providing an added layer of protection from momentary over/undervoltages at the analog input. The overvoltage protection activates when the device enters powerdown mode or if $V_{D D}=0$.

## Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range

Table 2. Input Range and Polarity Selection for MAX1272

| INPUT RANGE | RNG | BIP | NEGATIVE <br> FULL SCALE | ZERO SCALE | FULL SCALE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 to 5 V | 0 | 0 | - | 0 | $V_{\text {REF }} \times 1.2207$ |
| $\pm 5 \mathrm{~V}$ | 0 | 1 | $-V_{\text {REF }} \times 1.2207$ | 0 | $V_{\text {REF }} \times 1.2207$ |
| 0 to 10 V | 1 | 0 | - | 0 | $V_{\text {REF }} \times 2.4414$ |
| $\pm 10 \mathrm{~V}$ | 1 | 1 | $-V_{\text {REF }} \times 2.4414$ | 0 | $V_{\text {REF }} \times 2.4414$ |

Table 3. Input Range and Polarity Selection for MAX1273

| INPUT RANGE | RNG | BIP | NEGATIVE <br> FULL SCALE | ZERO SCALE | FULL SCALE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 to $V_{\text {REF }} / 2$ | 0 | 0 | - | 0 | $V_{\text {REF }} / 2$ |
| $\pm V_{\text {REF }} / 2$ | 0 | 1 | $-V_{\text {REF }} / 2$ | 0 | $V_{\text {REF }} / 2$ |
| 0 to $V_{\text {REF }}$ | 1 | 0 | - | 0 | $V_{\text {REF }}$ |
| $\pm V_{\text {REF }}$ | 1 | 1 | $-V_{\text {REF }}$ | 0 | $V_{R E F}$ |

Table 4. Power-Down Selection

| $\overline{\mathbf{P D}}$ | MODE1 | MODE0 | MODE |
| :---: | :---: | :---: | :--- |
| 1 | X | X | Normal operation (ADCs always active). Automatically enters delayed <br> standby power-down mode between conversions. |
|  | 0 | 0 | Delayed standby power-down mode. |
|  |  | 1 | Immediate standby power-down mode. |
|  |  | 0 | Delayed full power-down mode. |
|  |  | 1 | Immediate full power-down mode. |



Figure 3. Equivalent Input Circuit

## Input Data Format

Input data (control byte) clocks in at DIN on the rising edge of SCLK. $\overline{\mathrm{CS}}$ enables communication with the MAX1272/MAX1273. After $\overline{\mathrm{CS}}$ falls, the first arriving 1 represents the start bit (MSB) of the input control byte. The start bit is defined as follows:

1) The first high bit clocked into DIN with $\overline{\mathrm{CS}}$ low any time the converter is idle (e.g., after applying $V_{D D}$ ).
2) The first high bit clocked into DIN after bit 4 (D4) of a conversion in progress clocks out on DOUT.
See Table 1 for programming the control byte. Figure 4 shows the detailed serial interface timing.

Output Data Format
Output data (DOUT) clocks out MSB first on the falling edge of SCLK. The unipolar mode provides a straight binary output. The bipolar mode provides a two's complement binary output. For output binary codes, see the Transfer Function section.

## Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range



Figure 4. Detailed Serial Interface Timing


Figure 5. Conversion Timing, 21 Clocks/Conversion

## Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range



Figure 6. Conversion Timing, 16 Clocks/Conversion

## Starting a Conversion

The MAX1272/MAX1273 use the serial clock to complete an acquisition. The falling edge of $\overline{\mathrm{CS}}$ does not start a conversion on the MAX1272/MAX1273. Each conversion requires a control byte. Programming the fourth bit in the control byte starts the acquisition sequence. Conversion starts on the falling edge of the eighth clock cycle after the start bit.
Keep $\overline{\mathrm{CS}}$ low during successive conversions. If a start bit is received after $\overline{\mathrm{CS}}$ transitions from high to low, but before the output bit 4 (D4) becomes available, the current conversion terminates and a new conversion begins. DOUT enters high-impedance state when $\overline{\mathrm{CS}}$ transitions high.
SCLK shifts data in and out of the MAX1272/MAX1273 and controls both acquisition and conversion timing. Conversion begins immediately after the end of the acquisition cycle. Successive-approximation bit decisions appear at DOUT on each of the following 12 clock falling edges (Figure 5). Additional clock falling edges result in trailing zeros at DOUT.
The maximum running rate of the MAX1272/MAX1273 is 16 clocks per conversion. A clock speed of 1.4 MHz allows for a maximum sampling rate of 87 ksps (Figure 6).

To achieve the maximum throughput, keep $\overline{\mathrm{CS}}$ low, and start the control byte after bit 4 (D4) of the conversion in progress clocks out on DOUT.
If $\overline{\mathrm{CS}}$ is low and SCLK is continuous, guarantee a start bit by first clocking in 16 zeros.

## Applications Information

Power-On Reset
The MAX1272/MAX1273 power-up in normal operating mode (all internal circuitry active), and external reference mode. The MAX1272/MAX1273 require a start bit to initiate a conversion. The contents of the output data register clear during power-up.

## Internal or External Reference

Operate the MAX1272/MAX1273 with an internal or an external reference. Configure REF as an internal reference output or an external reference input using the serial interface. When changing from external reference mode to internal reference mode, allow 2 ms (CREF $=$ $1 \mu \mathrm{~F}$ ) for the reference to stabilize before taking any measurement.

Internal Reference The internally trimmed reference provides 4.096 V at REF. Bypass REF to GND with a $1.0 \mu \mathrm{~F}$ capacitor (Figure 7a).

# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 



Figure 7a. Internal Reference Configuration

## External Reference

To use an external reference, disable the internal buffer by setting the REF bit in the 8-bit control word to zero (see Table 1), and apply a reference voltage to REF. Use an external reference voltage ranging from 2.40 V to 4.18 V . External reference voltages less than 4.096 V increase the ratio of RMS noise to the LSB value (full scale / 4096) resulting in performance degradation (loss of effective bits-ENOB).
The REF input impedance is a minimum of $4.8 \mathrm{k} \Omega$ for DC currents; therefore, the external reference must be able to source $850 \mu \mathrm{~A}$ during conversions and have an output impedance of less than $10 \Omega$. Bypass REF with a $1 \mu \mathrm{~F}$ capacitor to GND as close to REF as possible (Figure 7b).

## Power-Down Modes

To save power, configure the ADC for a low-current shutdown mode by setting the $\overline{P D}$ bit in the control byte. The MAX1272/MAX1273 features four programmable power-down modes: delayed standby powerdown, immediate standby power-down, delayed full power-down, and immediate full power-down. Select standby or full power-down by programming MODE1 in the input control byte (Table 4). Select delayed or immediate power-down by programming MODEO in the input control byte. Use the MODEO bit to choose when the part enters the power-down state. For example, when MODEO of the control byte is 0 , the device remains powered up until after the current conversion ends (Figure 8). On the other hand, if MODEO $=1$, the device powers down on the falling edge of the eighth


Figure 7b. External Reference Configuration
serial clock cycle and no conversion takes place (Figure 9). In all power-down modes, the interface remains active with the conversion results available at DOUT. Additionally, the input overvoltage protection remains active in all power-down modes (MAX1272).
The first high bit on DIN after $\overline{\mathrm{CS}}$ falls (start condition) powers up the MAX1272/MAX1273 from any softwareselected power-down condition. With external reference mode, device power-up time from full powerdown is typically $10 \mu \mathrm{~s}$. Send a control byte and allow $10 \mu \mathrm{~s}$ for the device to wake up from full power-down. The next received control byte initiates a conversion.
When in internal reference mode, full power-down mode disables the internal reference and reference buffer. Only the interface circuitry remains active for reading conversion results. Send a control byte and allow $2 \mathrm{~ms}(\mathrm{CREF}=1 \mu \mathrm{~F})$ for the internal reference to settle and the MAX1272/MAX1273 to wake up from full power-down mode. The next received control byte initiates a conversion.

Autoshutdown ${ }^{\text {TM }}$
The MAX1272/MAX1273 automatically enter standby power-down mode after each conversion without requiring any startup time on the next conversion.

Digital Interface
The MAX1272/MAX1273 feature a fully compatible SPI/QSPI and MICROWIRE serial interface. For SPI and QSPI, clear CPOL and CPHA in the microcontroller's SPI control registers.

## Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range



Figure 8. Delayed Power-Down Timing


Figure 9. Immediate Power-Down Timing

SPI and MICROWIRE Interface
When using the SPI (Figure 10a) or MICROWIRE (Figure 10b) interfaces, set CPOL $=0$ and $\mathrm{CPHA}=0$ in the SPI master. Conversion begins with a falling edge on $\overline{\mathrm{CS}}$. Three consecutive 8 -bit readings are necessary to obtain the entire 12 -bit result from the ADC. DOUT data transitions on the serial clock's falling edge. The first 8-
bit data stream contains all leading zeros. The second 8 -bit data stream contains a leading zero followed by the MSB through D5. The third 8 -bit data stream contains D4-D0 followed by trailing zeros.

# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 

QSPI Interface
Using the high-speed QSPI interface with CPOL = 0 and CPHA $=0$, the MAX1272/MAX1273 support a maximum fsclk of 1.4 MHz . Figure 11 shows the MAX1272/ MAX1273 connected to a QSPI master.

PIC16 with SSP Module and PIC1 7 Interface
The MAX1272/MAX1273 are compatible with a PIC16/PIC17 controller ( $\mu \mathrm{C}$ ) using the synchronous ser-ial-port (SSP) module.
To establish SPI communication, connect the controller as shown in Figure 12 and configure the PIC16/PIC17 as system master by initializing its synchronous serialport control register (SSPCON) and synchronous serialport status register (SSPSTAT) to the bit patterns shown in Tables 5 and 6.
In SPI mode, the PIC16/PIC17 $\mu$ Cs allow 8 bits of data to be transmitted and received simultaneously. Three consecutive 8 -bit readings are necessary to obtain the entire 12 -bit result from the ADC. DOUT data transitions on the serial clock's falling edge and is clocked into the
$\mu \mathrm{C}$ on SCLK's rising edge. The first 8-bit data stream contains all zeros. The second 8 -bit data stream contains a leading zero followed by the MSB through D5. The third 8-bit data stream contains bits D4-D0 followed by trailing zeros.

Transfer Function
Output data coding for the MAX1272/MAX1273 is binary in unipolar mode with:

$$
1 L S B=\frac{F S}{4096}
$$

and two's complement binary in bipolar mode with:

$$
1 \mathrm{LSB}=\frac{2 \times \mathrm{IFS} \mid}{4096}
$$

Code transitions occur halfway between successive integer LSB values. Figures $13 a$ and 13b show the input/output transfer functions for uni-polar and bipolar operations, respectively. For full-scale (FS) values, see Tables 2 and 3.


Figure 10b. MICROWIRE Connections

Figure 12. SPI Interface Connection for a PIC16/PIC17


Figure 11. QSPI Connections

# Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range 

Table 5. Detailed SSPCON Register Contents—PIC16/PIC17

| CONTROL BIT |  |  | SYNCHRONOUS SERIAL-PORT CONTROL REGISTER (SSPCON) |
| :---: | :---: | :---: | :---: |
| WCOL | BIT7 | X | Write Collision Detection Bit |
| SSPOV | BIT6 | X | Receive Overflow Detection Bit |
| SSPEN | BIT5 | 1 | Synchronous Serial-Port Enable Bit: <br> 0: Disables serial port and configures these pins as I/O port pins. <br> 1: Enables serial port and configures SCK, SDO, and SCI pins as serial port pins. |
| CKP | BIT4 | 0 | Clock Polarity Select Bit. CKP = 0 for SPI master mode section. |
| SSPM3 | BIT3 | 0 |  |
| SSPM2 | BIT2 | 0 |  |
| SSPM1 | BIT1 | 0 | Serial-Port Mode-Select Bit. Sets SPI master mode and selects fCLK = fosc / 16. |
| SSPM0 | BIT0 | 1 |  |

X = Don't care.

## Table 6. Detailed SSPSTAT Register Contents—PIC16/PIC17

| CONTROL BIT |  | SYNCHRONOUS SERIAL-PORT STATUS REGISTER (SSPSTAT) |  |
| :---: | :---: | :---: | :--- |
| SMP | BIT7 | 0 | SPI Data Input Sample Phase. Input data is sampled at the middle of the data output <br> time. |
| CKE | BIT6 | 1 | SPI Clock Edge-Select Bit. Data is transmitted on the rising edge of the serial clock. |
| D/A | BIT5 | $X$ | Data Address Bit |
| P | BIT4 | $X$ | Stop Bit |
| S | BIT3 | $X$ | Start Bit |
| R/W | BIT2 | $X$ | Read/Write Bit Information |
| UA | BIT1 | $X$ | Update Address |
| BF | BIT0 | $X$ | Buffer Full Status Bit |

$X=$ Don't care.


Figure 13a. Unipolar Transfer Function


Figure 13b. Bipolar Transfer Function

# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 

## Layout, Grounding, and Bypassing

For best performance, use printed circuit (PC) boards. Wire-wrap configurations are not recommended since the layout should ensure proper separation of analog and digital traces. Do not run analog and digital lines parallel to each other, and do not lay out digital signal paths underneath the ADC package. Use separate analog and digital PC board ground sections with only one star point (Figure 14), connecting the two ground systems (analog and digital). For lowest-noise operation, ensure that the ground return to the star ground's power supply is low impedance and as short as possible. Route digital signals far away from sensitive analog and reference inputs.
High-frequency noise in the power supply (VDD) can degrade the performance of the ADC's fast comparator. Bypass VDD to the star ground with a $0.1 \mu \mathrm{~F}$ capacitor located as close as possible to the MAX1272/ MAX1273's power-supply input. Minimize capacitor lead length for best supply-noise rejection. Add an attenuation resistor ( $5 \Omega$ ) to extremely noisy power supplies.

## Definitions

## Integral Nonlinearity

Integral nonlinearity ( INL ) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1272/MAX1273 are measured using the endpoint method.

## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between an actual step-width and the ideal value of 1 LSB. A DNL error specification of 1 LSB guarantees no missing codes and a monotonic transfer function.

## Aperture Definitions

Aperture jitter ( t AJ ) is the sample-to-sample variation in the time between samples. Aperture delay ( taD ) is the time between the falling edge of the sampling clock and the instant when the actual sample is taken.

Signal-to-Noise Ratio
For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error).

The ideal, theoretical minimum analog-to-digital noise is caused by quantization noise error only and results directly from the ADC's resolution ( N -bits):

$$
S N R=(6.02 \times N+1.76) d B
$$

In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

Signal-to-Noise Plus Distortion
Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all the other ADC output signals:

$$
\begin{aligned}
& \text { SINAD (dB) }=20 \times \log [\text { SignalRMS } /(\text { Noise }+ \\
& \text { Distortion)RMS] }
\end{aligned}
$$

Effective Number of Bits
Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the fullscale range of the ADC, calculate the effective number of bits as follows:

$$
\text { ENOB }=(\text { SINAD }-1.76) / 6.02
$$

## Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as:

$$
T H D=20 \times \log \left[\frac{\sqrt{\left(V_{2}{ }^{2}+V_{3}{ }^{2}+V_{4}{ }^{2}+V_{5}^{2}\right)}}{V_{1}}\right]
$$

where $\mathrm{V}_{1}$ is the fundamental amplitude and $\mathrm{V}_{2}$ through $V_{5}$ are the 2nd- through 5th-order harmonics.

## Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest frequency component, excluding DC offset.

Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range


Figure 14. Power-Supply Grounding Connections

TRANSISTOR COUNT: 6146
PROCESS: BiCMOS

# Fault-Protected, 12-Bit ADCs with Soft ware-Selectable Input Range 

Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)



|  | INCHES |  | MLLLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | --- | 0.180 | --- | 4.572 |
| A1 | 0.015 | --- | 0.38 | --- |
| A2 | 0.125 | 0.175 | 3.18 | 4.45 |
| A3 | 0.055 | 0.080 | 1.40 | 2.03 |
| B | 0.015 | 0.022 | 0.381 | 0.56 |
| B1 | 0.045 | 0.065 | 1.14 | 1.65 |
| C | 0.008 | 0.014 | 0.2 | 0.355 |
| D1 | 0.005 | 0.080 | 0.13 | 2.03 |
| E | 0.300 | 0.325 | 7.62 | 8.26 |
| E1 | 0.240 | 0.310 | 6.10 | 7.87 |
| e | 0.100 | BSC. | 2.54 | BSC. |
| eA | 0.300 | BSC. | 7.62 | BSC. |
| eB | 0.400 | BSC. | 10.16 | BSC. |
| L | 0.115 | 0.150 | 2.921 | 3.81 |


|  | INCHES |  |  | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | N |

NDTES:

1. D\&E DU NDT INCLUDE MZLD FLASH
2. MZLD FLASH OR PRDTRUSIDNS NDT TO EXCEED .15mm (.006")
3. CDNTRDLLING DIMENSIDN: MILLIMETER
4. MEETS JEDEC MSOO1-XX AS SHDWN

IN ABDVE TABLE
5. SIMILIAR TV JEDEC MD-058AB
6. $N=$ NUMBER DF PINS


## Fault-Protected, 12-Bit ADCs with Software-Selectable Input Range

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time

20

